high speed op-amp design: compensation and topologies ...op-amps and cmos scaling the operational...
TRANSCRIPT
Baker/Saxena
High Speed Op-amp Design: Compensation and Topologies for Two and Three Stage Designs
R. Jacob Baker and Vishal SaxenaDepartment of Electrical and Computer Engineering
Boise State University1910 University Dr., MEC 108
Boise, ID [email protected] and [email protected]
Abstract :
As CMOS technology continues to evolve, the supply voltages are decreasing while at the same time the transistor threshold voltages are remaining relatively constant. Making matters worse, the inherent gain available from the nano-CMOS transistors is dropping. Traditional techniques for achieving high gain by vertically stacking (i.e. cascoding) transistors becomes less useful in sub-100nm processes. Horizontal cascading (multi-stage) must be used in order to realize op-amps in low supply voltage processes. This seminar discusses new design techniques for the realization of multi-stage op-amps. Both single- and fully-differential op-amps are presented where low power, small VDD, and high speed are important. The proposed, and experimentally verified, op-amps exhibit significant improvements in speed over the traditional op-amp designs while at the same time having smaller layout area.
Baker/Saxena
Outline
IntroductionTwo-stage Op-amp CompensationMulti-stage Op-amp DesignMulti-stage Fully-Differential Op-ampsConclusion
Baker/Saxena
Op-amps and CMOS Scaling
The Operational Amplifier (op-amp) is a fundamental building block in Mixed Signal design.
Employed profusely in data converters, filters, sensors, drivers etc.
Continued scaling in CMOS technology has been challenging the established paradigms for op-amp design.With downscaling in channel length (L)
Transition frequency increases (more speed).Open-loop gain reduces (lower gains).Supply voltage is scaled down (lower headroom) [1].
Baker/Saxena
CMOS Scaling Trends
VDD is scaling down but VTHN is almost constant.Design headroom is shrinking faster.
Transistor open-loop gain is dropping (~10’s in nano-CMOS)Results in lower op-amp open-loop gain. But we need gain!
Random offsets due to device mismatches.[3], [4].
Baker/Saxena
Integration of Analog into Nano-CMOS?
Design low-VDD op-amps.Replace vertical stacking (cascoding) by horizontal cascading of gain stages (see the next slide).
Explore more effective op-amp compensation techniques.Offset tolerant designs.Also minimize power and layout area to keep up with the digital trend.Better power supply noise rejection (PSRR).
Baker/Saxena
Cascoding vs Cascading in Op-ampsA Telescopic Two-stage Op-amp
A Cascade of low-VDD Amplifier Blocks.
(Compensation not shown here)
1
VDD VDD
Vbiasn
vp vm
VDD
CL
vout
2
VDD VDD
Vbiasn
VDD VDD
Vbiasn
n-1
n
Stage 1 Stage 2 Stage (n-1) Stage n
VDDmin>4Vovn+Vovp+VTHP with wide-swing biasing. [1]
VDDmin=2Vovn+Vovp+VTHP.
Even if we employ wide-swing biasing for low-voltage designs, three- or higher stage op-amps will be indispensable in realizing large open-loop DC gain.
Baker/Saxena
TWO-STAGE OP-AMP COMPENSATION
Baker/Saxena
Direct (or Miller) Compensation
1
2
vm vp vout
Vbias4
Vbias3
CC 10pF
Unlabeled NMOS are 10/2.Unlabeled PMOS are 22/2.
VDD VDDVDD
30pF
CL
M3 M4
M1 M2
M6TL
M6BL
M6TR
M6BR
M8T
M8B
M7
220/2
100/2
100/2
x10
750Ω
iC fb
iC ff
Compensation capacitor (Cc) between the output of the gain stages causes pole-splitting and achieves dominant pole compensation.An RHP zero exists at
Due to feed-forward component of the compensation current (iC).
The second pole is located at The unity-gain frequency is
All the op-amps presented have been designed in AMI C5N 0.5μm CMOS process with scale=0.3 μm and Lmin=2. The op-amps drive a 30pF off-chip load offered by the test-setup.
Baker/Saxena
Drawbacks of Direct (Miller) Compensation
The RHP zero decreases phase margin
Requires large CC for compensation (10pF here for a 30pF load!).
Slow-speed for a given load, CL.
Poor PSRRSupply noise feeds to the output through CC.
Large layout size.
1
2
vm vp vout
Vbias4
Vbias3
CC
10pF
Unlabeled NMOS are 10/2.Unlabeled PMOS are 22/2.
VDD VDDVDD
30pFCL
M3 M4
M1 M2
M6TL
M6BL
M6TR
M6BR
M8T
M8B
M7
220/2
100/2
100/2
x10
Baker/Saxena
Indirect Compensation
The RHP zero can be eliminated by blocking the feed-forward compensation current component by using
A common gate stage,A voltage buffer,Common gate “embedded” in the cascode diff-amp, orA current mirror buffer.
Now, the compensation current is fed-back from the output to node-1 indirectly through a low-Z node-A.Since node-1 is not loaded by CC, this results in higher unity-gain frequency (fun).
An indirect-compensated op-amp using a common-gate stage.
1
2
Unlabeled NMOS are 10/2.Unlabeled PMOS are 22/2.
VDD VDDVDD
30pF
220/2
100/2
100/2
x10
VDD
Vbias3
Vbias4
vm
vp
voutCc
CL
icMCG
A
M3 M4
M1
M6TL
M6BL
M6TR
M6BR
M8T
M8B
M7
M2
M9
M10T
M10B
Baker/Saxena
Indirect Compensation in a Cascoded Op-amp
1
2
vm vp vout
CC
1.5pF
Unlabeled NMOS are 10/2.Unlabeled PMOS are 44/2.
VDD VDD
VDD
30pFCL
Vbias2
Vbias3
Vbias4
A
50/2
50/2
110/2
M1 M2
M6TL
M6BL
M6TR
M6BR
M3T
M3B
M4T
M4B
M8T
M8B
M7
ic
Indirect-compensation using cascoded current mirror load.
vm vp
vout
CC
CL
Indirect-compensation using cascoded diff-pair.
Employing the common gate device “embedded” in the cascode structure for indirect compensation avoids a separate buffer stage.
Lower power consumption. Also voltage buffer reduces the swing which is avoided here.
Baker/Saxena
Analytical Modeling of Indirect Compensation
Block Diagram
Small signal analytical model
RC is the resistance attached to node-A.
icvout
sCc Rc≈
+1
The compensation current (iC) is indirectly fed-back to node-1.
Baker/Saxena
Derivation of the Small-Signal Model
The small-signal model for a common gate indirect compensated op-amp topology is approximated to the simplified model seen in the last slide.
Resistance roc is assumed to be large.
gmc>>roc-1, RA
-1, CC>>CA
Baker/Saxena
Analytical Results for Indirect Compensationjω
σz1
−ω un
p1p2p3
Pole-zero plot
Pole p2 is much farther away from fun.Can use smaller gm2=>less power!
LHP zero improves phase margin.Much faster op-amp with lower power and smaller CC.Better slew rate as CC is smaller.
LHP zero
Baker/Saxena
Indirect Compensation Using Split-Length Devices
As VDD scales down, cascoding is becoming tough. Then how to realize indirect compensation as we have no low-Z node available?Solution: Employ split-length devices to create a low-Z node.
Creates a pseudo-cascode stack but its really a single device.In the NMOS case, the lower device is always in triode hence node-A is a low-Z node. Similarly for the PMOS, node-A is low-Z.
NMOS PMOSSplit-length 44/4(=22/2)
PMOS layout
Baker/Saxena
Split-Length Current Mirror Load (SLCL) Op-amp
1
2
vm vp vout
Vbias4
Vbias3
CC
2pF
Unlabeled NMOS are 10/2.Unlabeled PMOS are 22/2.
VDD VDDVDD
30pFCL
M3B M4B
M1 M2
M6TL
M6BL
M6TR
M6BR
M8T
M8B
M7T
M3T M4T
M7B
50/2
50/2
220/2
220/2
Aic
The current mirror load devices are split-length to create low-Z node-A.Here, fun=20MHz, PM=75° and ts=60ns.
ts
Frequency Response
Small step-input settling in follower configuration
Baker/Saxena
SLCL Op-amp Analysis
12
vout
A
1gmp
id1id2vs2
1gmp
gm vs12
+-
−vs2
CL
Cc
v=0
12
vout
A
1gmp
id1vs2
CL
Cc
−gg vm
mp s1
(a) (b)
+
-
+
-
1 2
gm2v1R1 C1
vout
Cc
v1
rop
CA
+
-vsgA
C2R2
A
−gg vm
mp s1
1gmp
gmpvsgA
icvout
sCc gmp
≈+
1 1
+
-
+
-
1 2
gm2v1R1 C1
vout
Cc
v1C2R2ic
gm vs1 1gmp
gm vs12
1gmp
Here fz1=3.77fun
LHP zero appears at a higher frequency than fun.
Baker/Saxena
Split-Length Diff-Pair (SLDP) Op-amp
The diff-pair devices are split-length to create low-Z node-A.Here, fun=35MHz, PM=62°, ts=75ns.Better PSRR due to isolation of node-A from the supply rails.
Frequency Response
Small step-input settling in follower configuration
1
2
vm vpvout
Vbias4
Vbias3
CC2pF
Unlabeled NMOS are 10/2.Unlabeled PMOS are 22/2.
VDD VDDVDD
30pF
CL
M3 M4
M1B M2B
M6TL
M6BL
M6TR
M6BR
M8T
M8B
M7
M1T M2T20/2
20/2
20/2
20/2
ic
110/2
50/2
50/2
A
Baker/Saxena
SLDP Op-amp Analysis
vout
vs2
−vs2
1gmn
1gmn
vout
vs2
1gmnid
gmnvs2 4= −
Here fz1=0.94fun, LHP zero appears slightly before fun and flattens the magnitude response.This may degrade the phase margin.
Not as good as SLCL, but is of great utility in multi-stage op-amp design due to higher PSRR.
+
-
+
-
1 2
gm2v1CA
voutvA
ron
C1
+
-vgs1
C2R2
A
gmnvgs1
vs2
1gmn R1gmnvs
4
Cc
1gmn
icvout
sCc gmn
≈+
1 1
+
-
+
-
1 2
gm2v1R1 C1
vout
Cc
v1C2R2ic
gmnvs2 1
gmn
Baker/Saxena
Test Chip 1: Two-stage Op-amps
Miller 3-Stage Indirect
SLCL Indirect
SLDP Indirect
Miller with Rz
AMI C5N 0.5μm CMOS, 1.5mmX1.5mm die size.
Baker/Saxena
Test Results and Performance Comparison
Miller with Rz (ts=250ns)
SLCL Indirect (ts=60ns)
SLDP Indirect (ts=75ns)
Performance comparison of the op-amps for CL=30pF.
10X gain bandwidth (fun).4X faster settling time.55% smaller layout area.40% less power consumption.
Baker/Saxena
MULTI-STAGE OP-AMP DESIGN
Baker/Saxena
Three-Stage Op-amps
Higher gain can be achieved by cascading three gain stages.
~100dB in 0.5μm CMOSResults in at least a third order system
3 poles and two zeros.RHP zero(s) degrade the phase margin.
Hard to compensate and stabilize.Large power consumption compared to the two-stage op-amps.
jω
σ
−ωun
Pole-zero plot
Baker/Saxena
Biasing of Multi-Stage Op-amps
Diff-amps should be employed in inner gain stages to properly bias second and third gain stages
Current in third stage is precisely set.Robust against large offsets.Boosts the CMRR of the op-amp (needed).
Common source second stage should be avoided.
Will work in feedback configuration but will have offsets in nano-CMOS processes.
Robust Biasing
Fallible Biasing
Baker/Saxena
Conventional Three-Stage Topologies
Requires p3=2p2=4ωun for stability (Butterworth response)
Huge power consumptionRHP zero appears before the LHP zero and degrades the phase margin.Second stage is non-inverting
Implemented using a current mirror.Excess forward path delay (not modeled or discussed in the literature).
Nested Miller Compensation (NMC) [6]
Baker/Saxena
Conventional Three-Stage Topologies contd.
Employs feed-forward gm’s to eliminate zeros.
gmf1=gm1 and gmf2=gm2
Class AB output stage.Hard to implement gmf1 which tracks gm1 for large signal swings.
Also wasteful of power.gmf2 is a power device and will not always be equal to gm2.
Compensation breaks down.Still consumes large power.
Nested Gm-C Compensation (NGCC) [7]
Baker/Saxena
Conventional Three-Stage Topologies contd.
Four poles and double LHP zerosOne LHP zero z1 cancels the pole p3.
Other LHP zero z2 enhances phase margin.
Set p2=2ωun for PM=60°.Relatively low power.Still design criterions are complex.Complicated bias circuit.
More power.Excess forward path delay.
Transconductance with Capacitive Feedback Compensation (TCFC) [14]
1
2
VDD VDDVDD VDD VDD VDD
vm vp
vout
CC2
VB1
VB3
VB7
VB2gm1
gm3
3
gm2/2gmf
VB4
VB5
1:2
VB6
gmt
CC1
Baker/Saxena
Three-Stage Topologies: Latest in the literature
Employs reverse nesting of compensation capacitors
Since output is only loaded by only CC2, results in potentially higher fun.Third stage is always non-inverting.
Uses pole-zero cancellation to realize higher phase margins.Excess forward path delay.Biasing not robust against process variations. How do you control the current in the output buffer?
Reverse Nested Miller with Voltage Buffer and Resistance (RNMC-VBR) [8]
1
VDD
vm vpgm1
VDD
20uA
23
VDD VDD VDD VDD
vout
CL
Cc1
Cc2
gm2
gm3
gmf
gmVB
RC1
Baker/Saxena
Three-Stage Topologies: Latest in the literature contd.
Reversed nested with elimination of RHP zero.
High gain block (HGB) realizes gain by cascading stages.High speed block (HSB) implements compensation at high frequencies.
Complex design criterions.Excess forward path delay. Again, uses a non-inverting gain stage.Employs a complicated bias circuit.
More power consumption.
Active Feedback Frequency Compensation (AFFC) [9]
-A1 +A2
Ca
1 2
vs vout-A33
Cm
-gmf
+gma
High-Gain Block (HGB)
High-Speed Block (HSB)
Input Block
Baker/Saxena
Three-Stage Topologies: Latest in the literature contd.
Various topologies have been recently reported by combining the earlier techniques.
RNMC feed-forward with nulling resistor (RNMCFNR) [17].Reverse active feedback frequency compensation (RAFFC) [17].
Further improvements are required in Eliminating excess forward path delay arising due to the compulsory non-inverting stages.Robust biasing against random offsets in nano-CMOS.Further reduction in power and circuit complexity.Better PSRR.
Baker/Saxena
Indirect Compensation in Three-Stage Op-amps
Indirectly feedback the compensation currents ic1 and ic2.
Reversed Nested Thus named RNIC.
Employ diff-amp stages for robust biasing and higher CMRR.Use SLDP for higher PSRR.Minimum forward path delay.No compulsion on the polarity of gain stages.
Can realize any permutation of stage polarities by just changing the sign of the fed-back compensation current using ‘fbr’ and ‘fbl’ nodes.
Low-voltage design.Note Class A (we’ll modify after theory is discussed).
VDD VDDVDD
Vbiasn
vpfbl fbr
Cc2
CL
vm
VDD VDD
voutCc1
fbl
fbr
+ve
-ve
ic1
ic2
1
2
3
Baker/Saxena
Indirect Compensation in Three-Stage Op-amps contd.
VDD VDDVDD
Vbiasn
vpfbl fbr
Cc2
CL
vm
VDD VDD
voutCc1
fbl
fbr
+ve
-ve
ic1
ic2
1
2
3
Note the red arrows showing the node movements and the signs of the compensation currents.
fbr and fbl are the low-Z nodes used for indirect compensation (have resistances Rc1 and Rc2 attached to them).
The CC’s are connected across two-nodes which move in opposite direction for overall negative feedback the compensation loops.Note feedback and forward delays!
Baker/Saxena
Analysis of the Indirect Compensated 3-Stage Op-amp
iv
sCc Rc c12
1 11≈ +
iv
sC Rcout
c c2 2 21≈ +
Two LHP zerosFour non-dominant poles.
Plug in the indirect compensation model developed for the two-stage op-amps.
Baker/Saxena
Pole-zero CancellationPoles p4,5 are parasitic conjugated poles located far away in frequency.
Appear due to the loading of the nodes fbr and fbl.
The small signal transfer function can be written as
The quadratic expression in the denominator describing the poles p2 and p3can be canceled by the numerator which describes the LHP zeros.
Results in LHP zeros z1 and z2 canceling the poles p2 and p3 resp.
The resulting expression looks like a single pole system for lowfrequencies. →Phase margin close to 90°.
Baker/Saxena
Pole-zero Cancellation contd.jω
σ
−ωun
Design Equations
Place pole-zero doublets (p2-z1 and p3-z2) out of fun for clean transients.
i.e. fp2, fp3 > fun.Best possible pole-zero arrangement for low power design.Results into design equations independent of parasitics (C3≈CLhere).Rc1 and Rc2 are realized by adding poly R’s in series with CC1 and CC2.
Also Rc1, Rc2≥Rc0, the impedance attached to the low-Z nodes fbr/fbl.
Robust against even 50% process variations in R’s and C’s as long as the pole-zero doublets stay out of fun.
Baker/Saxena
Pole-zero cancelled Class-A Op-amp
A Here, the poly resistors are estimated as
Low power, simple, robust and manufacturable topology*.The presented three-stage op-amps have been designed with transient and SR performances to be comparable to their two-stage counterparts.
Baker/Saxena
Pole-zero cancelled Class-AB Op-amp 1
A dual-gain path, low-power Class-AB op-amp topology (RNIC-1).
The design equation for Rc1 is modified as
Baker/Saxena
Pole-zero cancelled Class-AB Op-amp 2
A single-gain path, Class-AB op-amp topology for good THD performance.
Floating current source for biasing the output buffer.Here, Vncas= 2VGS and Vpcas=VDD − 2VSG.Note the lack of gratuitous forward delay.
Unlabeled NMOS are 10/2.Unlabeled PMOS are 22/2.
VDD VDD
VDD
30pF
20/2
20/2
20/2
20/2
Vbiasn
vpfbl fbr
220/2
100/2
CL
vm
VDD VDD
vout
1
2
3
M4 M5
M1T
M1B
M2T
M2B
M3L M3R M7L M7R
M8 M9
M5 M6
M10
M11
Vbiasp
66/2 66/2
Vbiasn
VDD
Vpcas
Vncas
10/211/2
MFCP
MFCNCc1
fblR1c
Cc2fbr
R2c
7.65K
4.08K
1p
2p
Baker/Saxena
Simulation of Three-stage Op-amps
-150
-100
-50
0
50
100
Mag
nitu
de (d
B)
102
104
106
108
1010
-225
-180
-135
-90
-45
0
Phas
e (d
eg)
Bode Diagram
Frequency (Hz)
Analytical model of the Class-AB (RNIC-1) topology is simulated in MATLAB.The pole-zero plot illustrates the double pole-zero cancelation (collocation).
p4 and p5 are parasitic poles located at frequencies close to that of the fT limited (or mirror) poles.
Here, fun≈30MHz and PM=90° for CL=30pF.
Baker/Saxena
Simulation of Three-stage Op-amps contd.
SPICE simulation of the same Class AB op-amp.CL=30pF: fun=30MHz, PM≈88°, ts=70ns, 0.84mW, SR=20V/μs. As fast as a two-stage op-amp with only 20% more power, at 50% VDD and with the same layout area (simpler bias circuit).Operates at VDD as low as 1.25V in a 5V process (25% of VDD).SPICE simulation match with the MATLAB simulation
Our theory for three-stage indirect compensation is validated.
Baker/Saxena
Chip 2: Low-VDD 3-Stage Op-amps
Best Performance
AMI C5N 0.5μm CMOS, 1.5mmX1.5mm die size.
Baker/Saxena
Performance Comparison
Figures of MeritFoMS=funCL/PowerFoML=SR.CL/PowerIFoMS=funCL/IDD
IFoML=SR.CL/IDD
RNIC op-amp designed for 500pF load for a fair comparison.FoMs>2X than state-of-the-art at VDD=3V.Comparable performance even at lower VDD=2V.Practical, stable and production worthy.
Baker/Saxena
Performance Comparison contd.
0
10000
20000
30000
40000
50000
60000
MNMCNGCC
NMCFNRDFCFC
AFFCACBCF
TCFCDPZCF
RNMC VB NR
SMFFC
RNMCFNRRAFFC
RAFFC LP
RNIC-2
(This w
ork)
RNIC-3
(This w
ork)
RNIC-2A
(This
work
)
RNIC-3A
(This
work
)
FOM_S
FOM_L
IFOM_S
IFOM_L
Higher performance figures than state-of-the-art.10X faster settling.Better phase margins.Layout area same or smaller.
Baker/Saxena
Flowchart for RNIC Op-amp DesignStart with the initial
specifications on fun, CL, Av, and SR.
Select the overdrive (% of VDD) which will set VGS, fTand transistor gain gm*ro.
Identify gm1. Can initially set gm2 equal to gm1 or a to lower value.
Select Cc2 = gm1/fun
Select Cc1 and gm3 such that the p2-z1 and p3-z2 doublet locations are outside fun.
Calculate R1c and R2c.
Is either of R1cand R2c negative?
Are the parasitic poles p4,5 degrading
PM by closing on fun?
Simulate the design for frequency response
and transient settling.
Does the design meet the
specifications?
No
Lower power?
Smaller layout area?
More Speed?
Better SR?
Split DC gain AOLDCacross A1, A2 and A3.
Move the corresponding pi-zjdoublet to a lower frequency by changing Cci and Rci. May
have to sacrifice fun.
Yes
End
Yes
Increase gm1 or decrease Cc2.
Yes
No
Decrease gm3 or gm2. In the worst case
scenario decrease gm1.
Yes
No
Reduce Cc1, Cc2 or gm3.
Yes
No
Increase bias current in the first stage (i.e. ISS1) or use
smaller CC’sYesNothing works!
Revisit biasing. No
Increase gm2.Yes
No
No
Baker/Saxena
N-Stage Indirect Compensation Theory
Cc1
Cc2
Ccn−2
Ccn−1
ic1
ic2
icn−1icn−2
The three-stage indirect compensation theory has been extended to N-stages and the closed form small signal transfer function is obtained.
Baker/Saxena
MULTI-STAGE FULLY-DIFFERENTIAL OP-AMPS
Baker/Saxena
Fully Differential Op-amps
Analog signal processing uses ‘only’fully differential (FD) circuits.
Cancels switch non-linearities and even order harmonics.Double the dynamic range.
Needs additional circuitry to maintain the output common-mode level.
Common-mode feedback circuit (CMFB) is employed.
vop-vom=-A(vinp-vinm)
Baker/Saxena
Three-Stage FD Op-amp Design: Problems
The CMFB loop disturbs the DC biasing of the intermediate gain stages.Degrades the gain, performance and may cause instability.
Unlabeled NMOS are 10/2.Unlabeled PMOS are 22/2.
VDD VDD
20/2
20/2
20/2
20/2
Vbiasn
vpfbl fbr
vm
VDD
20/2
20/2
VCM
vop1vom1
VCMFB1
VDD
vomCc2
fblR2c
110/2
100/2
50/2
VCMFB3
VDD
VDD
vopCc2
fbrR2c
110/2
100/2
50/2
VDD
VCM
30K
100f
30K
100f
vom
vop
VCMVCMFB1
vop2vom2
First Stage Second Stage
Output Buffer(Third Stage)
100/2 100/2
Cc1
VDD VDD
Vbiasn
VDD
vop2vom2 R1cfbr fbl
R1c
vop1 vom1Vbiasp
Cc1
VDD
Block Diagram Circuit Implementation
Baker/Saxena
Three-Stage FD Op-amp Design: Solutions
-A1 +A2
Cc1
vp vop-A3
Cc2
-+ 1p 2p 3p
-A1 +A2
Cc1
vm vom-A3
Cc2
-+ 1m 2m 3m
vCMvbiasnvbiasp
-A1 +A2
Cc1
vp vop-A3
Cc2
-+ 1p 2p 3p
-A1 +A2
Cc1
vm vom-A3
Cc2
-+ 1m 2m 3m
vCMvCMFB
-A1 +A2
Cc1
vp vop-A3
Cc2
-+ 1p 2p 3p
-A1 +A2
Cc1
vm vom-A3
Cc2
-+ 1m 2m 3m
vCMvCMFB
Employ CMFB 1. Individually across all the stages.2. Only across the last two stages as the
biasing of the output buffer need not be precise.
3. Only in the third stage (output buffer).
1.
2. 3.
Baker/Saxena
Three-Stage FD Op-amp Design
VDD VDD
20/2
20/2
20/2
20/2
Vbiasn
vpfbl fbr
vm
VDD
20/2
20/2
VCM
vop1vom1
Unlabeled NMOS are 10/2.Unlabeled PMOS are 22/2.
30K
100f
30K
100f
vom
vop
VCMVCMFB3
VDD VDD
Vbiasn
vop2
VDD VDD
Vbiasn
vom2Cc1
fblR1cCc1
fbrR1c
First Gain Stage
Second Gain Stage
VDD
vomCc2
fblR2c
110/2
100/2
50/2
VCMFB3
VDD
VDD
vopCc2
fbrR2c
110/2
100/2
50/2
VDD
VCM
vop2vom2
Output Buffer(Third Stage)
100/2 100/2
Use CMFB only in the output (third) stage. → Manufacturable design.Leaves the biasing of second and third stage alone without disturbing them.
Employ diff-amp pairs in the second stage for robust biasing.
Block DiagramCircuit Implementation
Baker/Saxena
Three-Stage FD Op-amp: Enlarged
30K
100f
30K
100f
Baker/Saxena
Chip 3: Low-VDD FD Op-amps
Best Performance
AMI C5N 0.5μm CMOS, 1.5mmX1.5mm die size.
Baker/Saxena
Simulation and Performance ComparisonDC behavior Transient response
82dB gain ts=275ns
>2.5X figure of merit (FoM).
Baker/Saxena
Flowchart for Three-Stage FD Op-amp DesignStart with the initial
specifications on fun, CL, Av, and SR.
Does the design meet specifications?
End
Yes
Design a singly-ended pole-zero cancelled three-stage op-amp for the given
specifications.
Add a CMFB circuit in the output buffer.
Convert the singly-ended op-amp into a fully differential one by mirroring it. Use a pair of
diff-pairs for the second stage for robust biasing.
Simulate the design.
NoUpdate the value of gm3 corresponding to the
output buffer and recalculate R1C and R2C.
Baker/Saxena
Conclusions
Indirect compensation leads to significantly faster, lower power op-amps with smaller layout area.Indirect compensation using split-length devices facilitates low-VDD op-amp design.Novel pole-zero canceled three-stage RNIC op-amps exhibit substantial improvement over the state-of-the-art.A theory for multi-stage op-amps is presented.New methodologies for designing multi-stage FD op-amps proposed which improve the state-of-the-art.All proposed op-amps are low voltage
Open new avenues for low-VDD mixed signal system design.
Baker/Saxena
Future Scope
Mathematical optimization of PZC op-amps.Design of low-VDD systems in nano-CMOS process
Pipelined and Delta-Sigma data converters,Analog filters,Audio drivers, etc.
Further investigation into indirect-compensated op-amps for n≥4 stages.
Baker/Saxena
References
[1] Baker, R.J., “CMOS: Circuit Design, Layout, and Simulation,” 2nd Ed., Wiley Interscience, 2005. [2] Saxena, V., “Indirect Compensation Techniques for Multi-Stage Operational Amplifiers,” M.S. Thesis, ECE Dept., Boise
State University, Oct 2007.[3] The International Technology Roadmap for Semiconductors (ITRS), 2006 [Online]. Available:
http://www.itrs.net/Links/2006Update/2006UpdateFinal.htm[4] Zhao, W., Cao, Yu, "New Generation of Predictive Technology Model for sub-45nm Design Exploration" [Online].
Available: http://www.eas.asu.edu/~ptm/[5] Slide courtesy: bwrc.eecs.berkeley.edu/People/Faculty/jan/presentations/ASPDACJanuary05.pdf [6] Leung, K.N., Mok, P.K.T., "Analysis of Multistage Amplifier-Frequency Compensation," IEEE Transactions on Circuits
and Systems I, Fundamental Theory and Applications, vol. 48, no. 9, Sep 2001. [7] You, F., Embabi, S.H.K., Sanchez-Sinencio, E., "Multistage Amplifier Topologies with Nested Gm-C Compensation,"
IEEE Journal of Solid State Circuits, vol.32, no.12, Dec 1997.[8] Grasso, A.D., Marano, D., Palumbo, G., Pennisi, S., "Improved Reversed Nested Miller Frequency Compensation
Technique with Voltage Buffer and Resistor," IEEE Transactions on Circuits and Systems-II, Express Briefs, vol.54, no.5, May 2007.
[9] Lee, H., Mok, P.K.T., "Advances in Active-Feedback Frequency Compensation With Power Optimization and Transient Improvement," IEEE Transactions on Circuits and Systems I, Fundamental Theory and Applications, vol.51, no.9, Sep 2004.
[10] Eschauzier, R.G.H., Huijsing, J.H., "A 100-MHz 100-dB operational amplifier with multipath Nested Miller compensation," IEEE Journal of Solid State Circuits, vol. 27, no. 12, pp. 1709-1716, Dec. 1992.
[11] Leung, K. N., Mok, P. K. T., "Nested Miller compensation in low-power CMOS design," IEEE Transaction on Circuits and Systems II, Analog and Digital Signal Processing, vol. 48, no. 4, pp. 388-394, Apr. 2001.
[12] Leung, K. N., Mok, P. K. T., Ki, W. H., Sin, J. K. O., "Three-stage large capacitive load amplifier with damping factor control frequency compensation," IEEE Journal of Solid State Circuits, vol. 35, no. 2, pp. 221-230, Feb. 2000.
Baker/Saxena
References contd.
[13] Peng, X., Sansen, W., "AC boosting compensation scheme for low-power multistage amplifiers," IEEE Journal of Solid State Circuits, vol. 39, no. 11, pp. 2074-2077, Nov. 2004.
[14] Peng, X., Sansen, W., "Transconductances with capacitances feedback compensation for multistage amplifiers," IEEE Journal of Solid State Circuits, vol. 40, no. 7, pp. 1515-1520, July 2005.
[15] Ho, K.-P.,Chan, C.-F., Choy, C.-S., Pun, K.-P., "Reverse nested Miller Compensation with voltage buffer and nulling resistor," IEEE Journal of Solid State Circuits, vol. 38, no. 7, pp. 1735-1738, Oct 2003.
[16] Fan, X., Mishra, C., Sanchez-Sinencio, "Single Miller capacitor frequency compensation technique for low-power multistage amplifiers," IEEE Journal of Solid State Circuits, vol. 40, no. 3, pp. 584-592, March 2005.
[17] Grasso, A.D., Palumbo, G., Pennisi, S., "Advances in Reversed Nested Miller Compensation," IEEE Transactions on Circuits and Systems-I, Regular Papers, vol.54, no.7, July 2007.
[18] Shen, Meng-Hung et al., "A 1.2V Fully Differential Amplifier with Buffered Reverse Nested Miller and FeedforwardCompensation," IEEE Asian Solid-State Circuits Conference, 2006, p 171-174.